DocumentCode :
3043782
Title :
A 6.72-Gb/s 8pJ/bit/iteration IEEE 802.15.3c LDPC decoder chip
Author :
Chen, Zhixiang ; Peng, Xiao ; Zhao, Xiongxin ; Xie, Qian ; Okamura, Leona ; Zhou, Dajiang ; Goto, Satoshi
Author_Institution :
Grad. Sch. of Inf., Production & Syst., Waseda Univ., Kitakyushu, Japan
fYear :
2011
fDate :
12-14 Dec. 2011
Firstpage :
7
Lastpage :
12
Abstract :
In this paper, we introduce an LDPC decoder design for decoding length-672 code adopted in IEEE 802.15.3c standard. The proposed decoder features high performance in both data rate and power efficiency. A macro-layer level fully parallel layered decoding architecture is proposed to support the throughput requirement in the standard. The decoder takes only 4 clock cycles to process one decoding iteration. While parallelism increases, the chip routing congestion problem becomes more severe because of the more complicated interconnection network used for message passing. This problem is nicely solved by our proposed efficient message permutation scheme utilizing the parity check matrix features. The proposed message permutation network features high compatibility and zero-logic-gate VLSI implementation, which contribute to the remarkable improvements in both area utilization ratio and total gate count. To verify the above techniques, the proposed decoder is implemented on a chip fabricated using Fujitsu 65nm 1P12L LVT CMOS process. The chip occupies a core area of 1.30mm2 with area utilization ratio 86.3%. According to the measurement results, working at 1.2V, 400 MHz and 10 iterations the proposed decoder delivers a 6.72Gb/s data throughput and dissipates a power of 537.6mW, resulting in an energy efficiency 8.0pJ/bit/iteration.
Keywords :
CMOS integrated circuits; VLSI; integrated circuit design; integrated circuit interconnections; iterative decoding; logic gates; network routing; parity check codes; Fujitsu 1P12L LVT CMOS process; IEEE 802.15.3c LDPC decoder chip; bit rate 6.72 Gbit/s; chip routing congestion problem; decoding iteration; frequency 400 MHz; interconnection network; macrolayer level fully parallel layered decoding architecture; message passing; message permutation network; message permutation scheme; parity check matrix feature; power 537.6 mW; power efficiency; size 65 nm; voltage 1.2 V; zero-logic-gate VLSI implementation; Clocks; Decoding; Field programmable gate arrays; Iterative decoding; Throughput; Wireless personal area networks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits (ISIC), 2011 13th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-1-61284-863-1
Type :
conf
DOI :
10.1109/ISICir.2011.6131868
Filename :
6131868
Link To Document :
بازگشت