Title :
A coarse-grained Dynamically Reconfigurable MAC Processor for power-sensitive multi-standard devices
Author :
Nabi, Syed Waqar ; Wells, Cade C. ; Vanderbauwhede, Wim
Author_Institution :
Alba Center, Inst. for Syst. Level Integration, Livingston
Abstract :
We have designed a coarse-grained, dynamically reconfigurable architecture, specifically for implementing the wireless MAC layer in consumer hand-held devices. The dynamically reconfigurable MAC Processor is a SoC architecture that uses a reconfigurable hardware co-processor to delegate critical tasks. The co-processor can reconfigure packet-by-packet, handling upto 3 data streams of different protocols concurrently. We present results of simulations involving transmission and reception of packets, showing that the platform concurrently handles three protocol streams, reconfigures dynamically, yet meets and exceeds the protocol timing constraints, all at a moderate frequency. Thus we show that this architecture is capable of replacing up to three MAC processors in a wireless device. Its heterogeneous and coarse-grained functional units, requirements of limited connectivity between these units, and the idle time of hardware resources promise a very modest power-consumption, suitable for mobile devices.
Keywords :
access protocols; mobile handsets; system-on-chip; SoC architecture; coarse-grained dynamically reconfigurable MAC processor; mobile devices; packet-by-packet reconfigurable; power-consumption; power-sensitive multistandard devices; protocol timing constraint; reconfigurable hardware co-processor; wireless MAC layer; Coprocessors; Energy consumption; Field programmable gate arrays; Handheld computers; Hardware; Media Access Protocol; Microprocessors; Reconfigurable architectures; Switches; Time to market;
Conference_Titel :
SOC Conference, 2008 IEEE International
Conference_Location :
Newport Beach, CA
Print_ISBN :
978-1-4244-2596-9
Electronic_ISBN :
978-1-4244-2597-6
DOI :
10.1109/SOCC.2008.4641500