DocumentCode :
3044465
Title :
Comparative design of floating-point arithmetic units using the Balsa synthesis system
Author :
Chen, Ren-Der ; Chou, Yu-Cheng ; Liu, Wan-Chen
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Changhua Univ. of Educ., Changhua, Taiwan
fYear :
2011
fDate :
12-14 Dec. 2011
Firstpage :
172
Lastpage :
175
Abstract :
In this paper, the asynchronous floating-point arithmetic units consisting of adders/subtractors and multipliers are designed and compared based on the Balsa synthesis system. For the critical mantissa multiplication in the multiplier, the modified Booth algorithm (radix 2, 4, and 8) is adopted. A pipelined design of the multiplier is also presented to increase performance. Since the Balsa language is compiled using syntax-directed translation, for the two different if statements and one case statement supported by Balsa, three different description styles have been made for each design. It can be seen from the experimental results how the style affects the area cost and simulation time of the resulting circuit. This gives us a guide to choose appropriate control statements for designing Balsa-based asynchronous circuits.
Keywords :
adders; arithmetic; asynchronous circuits; integrated circuit design; Balsa synthesis system; adders; asynchronous circuits; asynchronous floating-point arithmetic units; modified Booth algorithm; multipliers; subtractors; syntax-directed translation; Adders; Algorithm design and analysis; Asynchronous circuits; Encoding; Integrated circuit modeling; Partitioning algorithms; Pipeline processing; Balsa; asynchronous; floating-point adder/subtractor; modified Booth algorithm; multiplier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits (ISIC), 2011 13th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-1-61284-863-1
Type :
conf
DOI :
10.1109/ISICir.2011.6131905
Filename :
6131905
Link To Document :
بازگشت