DocumentCode :
3044618
Title :
A Discrepancy-Computationless RiBM algorithm and its architecture for BCH decoders
Author :
Yoon, Sangho ; Lee, Hanho
Author_Institution :
Dept. of Inf. & Commun. Eng., Inha Univ., Incheon
fYear :
2008
fDate :
17-20 Sept. 2008
Firstpage :
379
Lastpage :
382
Abstract :
This paper presents a novel discrepancy computationless RiBM (DcRiBM) algorithm and its architecture for decoding BCH codes. The DcRiBM algorithm allows elimination of the discrepancy computation control block and reduced hardware complexity as compared to conventional RiBM algorithm architecture. The low-complexity DcRiBM architecture has been designed architecture. The low-complexity DcRiBM architecture has been designed and implemented with 0.18-mum CMOS standard cell technology in a supply voltage of 1.8 V. The BCH(2040,1930) decoder with the proposed architecture operates approximately 2.9 Gb/s at a clock frequency of 265 MHz and has approximately 32% fewer gate counts than the conventional RiBM architecture.
Keywords :
BCH codes; CMOS integrated circuits; Reed-Solomon codes; computational complexity; decoding; error correction codes; BCH decoder; CMOS standard cell technology; Reed-Solomon code; bit rate 2.9 Gbit/s; clock frequency; computation control block; discrepancy-computationless RiBM algorithm; frequency 265 MHz; hardware complexity; size 0.18 mum; voltage 1.8 V; CMOS technology; Clocks; Computer architecture; Decoding; Equations; Forward error correction; Frequency; Hardware; Iterative algorithms; Polynomials;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2008 IEEE International
Conference_Location :
Newport Beach, CA
Print_ISBN :
978-1-4244-2596-9
Electronic_ISBN :
978-1-4244-2597-6
Type :
conf
DOI :
10.1109/SOCC.2008.4641549
Filename :
4641549
Link To Document :
بازگشت