DocumentCode :
3044743
Title :
Program-aware circuit level timing analysis
Author :
Kleeberger, Veit B. ; Kiesel, Sebastian ; Schlichtmann, Ulf ; Chakraborty, Samarjit
Author_Institution :
Inst. for Electron. Design Autom., Tech. Univ. Munchen, Munich, Germany
fYear :
2011
fDate :
12-14 Dec. 2011
Firstpage :
102
Lastpage :
105
Abstract :
There is an increasing need for accurate timing information in nanoscale CMOS integrated circuit design. As delay variability increases design margins tend to be overly pessimistic in worst case circuit design. Conventional timing characterization methods do not take the function of the circuit into account. The use of program information tightens the result of circuit level timing analysis and reduces overestimation of worst case circuit delay. The method presented in this paper is able to analyze the impact of program specific details on the delay in the presence of process variations. Additionally we show how the gained information can be used to analyze different instruction sequences towards robustness in a microprocessor.
Keywords :
CMOS integrated circuits; circuit analysis computing; integrated circuit design; accurate timing information; circuit delay; instruction; microprocessor; nanoscale CMOS integrated circuit design; program information; program-aware circuit level timing analysis; Clocks; Delay; Microprocessors; Robustness; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits (ISIC), 2011 13th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-1-61284-863-1
Type :
conf
DOI :
10.1109/ISICir.2011.6131919
Filename :
6131919
Link To Document :
بازگشت