DocumentCode :
3044788
Title :
Real-time signal processing on low-cost-FPGAs using dynamic partial reconfiguration
Author :
Feilen, Michael ; Ihmig, Matthias ; Zahlheimer, Anton ; Stechele, Walter
Author_Institution :
Lehrstuhl fur Integrierte Syst., Tech. Univ. Munchen, Munich, Germany
fYear :
2011
fDate :
12-14 Dec. 2011
Firstpage :
110
Lastpage :
113
Abstract :
The limited number of logic elements makes the implementation of signal processing chains on low-cost FPGAs a challenging task. In order to allow the implementation of complex designs on devices with limited resources, we propose the subpartitioning of a processing chain into several modules, which are loaded and executed in a round-robin fashion using dynamic partial reconfiguration (DPR) of FPGAs. The DPR architecture requires input data pre-buffering which introduces delay. These circumstances are first considered in a theoretical analysis and later applied to a broadcast receiver chain, where the benefits and drawbacks of the architecture are highlighted.
Keywords :
field programmable gate arrays; reconfigurable architectures; signal processing; DPR architecture; broadcast receiver chain; data pre-buffering; dynamic partial reconfiguration; logic elements; low-cost-FPGA; real-time signal processing; round-robin fashion; Delay; Field programmable gate arrays; Noise measurement; OFDM; Receivers; Signal processing; Throughput; DSP; Dynamic Partial Reconfiguration (DPR); FPGAs; Low-Cost; Signal Processing; Xil-inx Spartan-6;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits (ISIC), 2011 13th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-1-61284-863-1
Type :
conf
DOI :
10.1109/ISICir.2011.6131921
Filename :
6131921
Link To Document :
بازگشت