DocumentCode :
3044907
Title :
Design and optimzation of high precision CMOS voltage reference using Taguchi orthogonal array technique
Author :
Vinayak, Hande ; Baghini, Maryam Shojaei ; Apte, Prakash
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol. (IIT) - Bombay, Mumbai, India
fYear :
2011
fDate :
12-14 Dec. 2011
Firstpage :
575
Lastpage :
578
Abstract :
A CMOS voltage reference, which is based on the weighted compensation of thermal voltage and threshold voltage temperature variations is presented. Subthreshold NMOS transistors and resistive divider configuration are used to achieve reference voltage with low temperature coefficient. Taguchi orthogonal array technique is presented to optimize the circuit to attain precise reference voltage with high PSRR. The proposed voltage reference circuit is analyzed theoretically and compared with other methods. The circuit is designed and simulated in standard 180nm mixed mode CMOS technology. The minimum supply voltage is 1.2 V. A temperature coefficient of 3.6 ppm/°C is achieved with line sensitivity of 0.01%/V. Moreover, PSRR at 100 Hz and 1 MHZ is -100.8 dB and -31.2 dB respectively.
Keywords :
CMOS integrated circuits; Taguchi methods; optimisation; PSRR; Taguchi orthogonal array technique; frequency 100 Hz to 1 MHz; gain -100.8 dB; gain -31.2 dB; high precision CMOS voltage reference; optimization; resistive divider configuration; subthreshold NMOS transistors; voltage 1.2 V; Arrays; CMOS integrated circuits; Optimization; Photonic band gap; Sensitivity; Temperature dependence; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits (ISIC), 2011 13th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-1-61284-863-1
Type :
conf
DOI :
10.1109/ISICir.2011.6131928
Filename :
6131928
Link To Document :
بازگشت