Title :
A resource binding technique for TSV number minimization in high-level synthesis of 3D ICs
Author :
Cheng, Wei-Kai ; Yen, Yi-Chun
Author_Institution :
Dept. of Inf. & Comput. Eng., Chung Yuan Christian Univ., Chungli, Taiwan
Abstract :
Three dimensional integrated circuits allow multiple devices to be stacked on multiple layers. Therefore, utilize the area of each layer efficiently and minimize the number of through silicon vias (TSVs) are crucial to the 3D IC design. In this paper, we propose an integer linear programming (ILP) model to perform simultaneous resource binding and layer assignment in high-level synthesis of 3D ICs. Our objective is to minimize the number of TSVs under both the layer number constraint and the footprint area constraint. By means of duplicating hardware resources properly during resource binding and layer assignment, our approach has obvious improvement in reducing the number of TSVs while not increasing the footprint area. Experimental results show that our methodology is effective indeed for this 3D ICs synthesis problem.
Keywords :
high level synthesis; integer programming; integrated circuit design; linear programming; minimisation; three-dimensional integrated circuits; 3D IC design; ILP model; TSV number minimization; binding assignment; footprint area constraint; hardware resources; high-level synthesis; integer linear programming model; layer assignment; resource binding technique; three dimensional integrated circuits; through silicon via; Adders; Integer linear programming; Integrated circuit modeling; Minimization; Three dimensional displays; Through-silicon vias; High-Level Synthesis; Integer Linear Programming; Layer Assignment; Three Dimensional Integrated Circuits; Through Silicon Vias;
Conference_Titel :
Integrated Circuits (ISIC), 2011 13th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-1-61284-863-1
DOI :
10.1109/ISICir.2011.6131952