Title :
Test synthesis for DC test and maximal diagnosis of switched-capacitor circuits
Author :
Dufaza, Christian ; Ihs, Hassan
Author_Institution :
Lab. d´´Inf. de Robotique et de Microelectron., Univ. Montpellier, France
fDate :
27 Apr-1 May 1997
Abstract :
This paper presents a DFT/BIST technique for switched-capacitor (SC) circuits that consists of measuring all capacitance ratios of transfer functions in the DC domain. Then, the specifications of a SC circuit are computed from these measured capacitance ratios and compared to the fault-free ones. Moreover a maximal fault diagnosis is realized for the capacitances. This test technique uses re-configurations of the circuit so as that all the capacitance ratios are measured one by one at the different operational amplifiers outputs of the circuit. For this purpose, a standardized re-configuration of the three capacitances types, switched, un-switched and integrating capacitances, is described. Then, a test synthesis algorithm based on the fluency graph description of SC circuits is proposed and offers a formal approach to automate the technique. Finally, some recommendations concerning the design of the extra switches are given and simulations prove the low performance degradation of the circuit in test mode
Keywords :
built-in self test; circuit testing; design for testability; fault diagnosis; switched capacitor networks; transfer functions; BIST; DC test; DFT; capacitance ratio; fluency graph; maximal fault diagnosis; switched capacitor circuit; test synthesis algorithm; transfer function; Built-in self-test; Capacitance measurement; Circuit faults; Circuit synthesis; Circuit testing; Fault diagnosis; Integrated circuit measurements; Operational amplifiers; Switching circuits; Transfer functions;
Conference_Titel :
VLSI Test Symposium, 1997., 15th IEEE
Conference_Location :
Monterey, CA
Print_ISBN :
0-8186-7810-0
DOI :
10.1109/VTEST.1997.600284