DocumentCode :
3045445
Title :
Functional programming for reconfigurable computing
Author :
Strelzoff, Al
Author_Institution :
Cadence Design Syst., San Jose, CA, USA
fYear :
2004
fDate :
26-30 April 2004
Firstpage :
151
Abstract :
Summary form only given. Reconfigurable computing requires organizing computation with mixtures of processors and discrete logic thus presenting a difficult problem of hardware/software integration. An execution model and adaptation of functional programming is proposed which removes the distinction between hardware and software while offering the possibility of "correct by construction" design. The resulting language is called "V" because one way of creating it is to begin with the verifiable, synthesizable subset of Verilog, and then add functional programming features. V generates the net-list of elementary functions which are supported by an array. The compiler has stages of compilation and instantiation so that recursion can be supported in the early definition of a design. The execution model is cycle based synchronous dataflow. V syntax looks much like Verilog or C without pointers in order to facilitate adoption.
Keywords :
data flow analysis; functional programming; hardware description languages; hardware-software codesign; multiprocessing systems; program compilers; reconfigurable architectures; Verilog; cycle based synchronous dataflow; discrete logic; functional programming; hardware integration; reconfigurable computing; software integration; Adaptation model; Clocks; Computational modeling; Functional programming; Hardware design languages; Logic design; Logic programming; Organizing; Reconfigurable logic; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing Symposium, 2004. Proceedings. 18th International
Print_ISBN :
0-7695-2132-0
Type :
conf
DOI :
10.1109/IPDPS.2004.1303138
Filename :
1303138
Link To Document :
بازگشت