DocumentCode :
3048458
Title :
Design and synthesis for testability of synchronous sequential circuits based on strong-connectivity
Author :
Pomeranz, Irith ; Reddy, Sudhakar M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
fYear :
1993
fDate :
22-24 June 1993
Firstpage :
492
Lastpage :
501
Abstract :
The importance of strong-connectivity of the state diagram of a circuit in ensuring testability, specifically, in ensuring that no partially detectable faults exist, is shown. Partially detectable faults are irredundant faults that can be detected only if the circuit-under-test starts from specific initial states. They complicate the test generation and test application processes, and are therefore undesirable. Two methods are proposed to ensure that no partially detectable faults exist, through design for testability and through resynthesis of the circuit. Experimental results are presented for both methods. The incorporation of a redundancy removal procedure into the process of eliminating partially detectable faults, to make a circuit fully testable, is also discussed.
Keywords :
logic testing; circuit-under-test; design for testability; partially detectable faults; redundancy removal procedure; state diagram; strong-connectivity; synchronous sequential circuits testability; test application processes; Circuit faults; Circuit synthesis; Circuit testing; Cities and towns; Design for testability; Electrical fault detection; Fault detection; Redundancy; Sequential analysis; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Fault-Tolerant Computing, 1993. FTCS-23. Digest of Papers., The Twenty-Third International Symposium on
Conference_Location :
Toulouse, France
ISSN :
0731-3071
Print_ISBN :
0-8186-3680-7
Type :
conf
DOI :
10.1109/FTCS.1993.627352
Filename :
627352
Link To Document :
بازگشت