DocumentCode :
3048530
Title :
Memory efficient architectures for 2-D lifting-based discrete wavelet transform: A survey
Author :
Darkunde, Priyanka L. ; Agrawal, Sushma S.
Author_Institution :
Dept. of Electron. & Telecommun. Eng., Gov. Coll. of Eng., Aurangabad, India
fYear :
2015
fDate :
28-30 May 2015
Firstpage :
1016
Lastpage :
1021
Abstract :
The goal of this paper is to review recent developments in memory efficient VLSI architectures of the lifting based two dimensional discrete wavelet transform (DWT). The memory requirement and critical path delay are key points determining the efficiency of the architecture. In recent years, architectures have been developed to achieve balance between path delay and memory requirement. Memory requirement is also contributed by methods used for reading the data from the input image. Architectures with various data scanning methods are reviewed in this paper.
Keywords :
discrete wavelet transforms; memory architecture; systolic arrays; 2-D lifting-based discrete wavelet transform; critical path; data scanning methods; memory efficient architectures; memory requirement; Computer architecture; 2-D DWT; Discrete wavelet transform (DWT); flipping; lifting scheme; parallel architecture; pipeline;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Instrumentation and Control (ICIC), 2015 International Conference on
Conference_Location :
Pune
Type :
conf
DOI :
10.1109/IIC.2015.7150895
Filename :
7150895
Link To Document :
بازگشت