DocumentCode :
3051048
Title :
Modified structures for power-efficient level translators
Author :
Hosseini, S. Rasool ; Rahiminejad, Ehsan ; Lotfi, Reza
Author_Institution :
Integrated Sytems Lab., Ferdowsi Univ. of Mashhad, Mashhad, Iran
fYear :
2013
fDate :
14-16 May 2013
Firstpage :
1
Lastpage :
4
Abstract :
Reducing the supply voltage of a digital integrated circuit decreases the power consumption and also the circuit speed. One effective way for low-power design of digital integrated circuits is to employ two or multiple supply voltages in a way that smaller voltages are employed for slower circuits and larger voltages for faster blocks. This, however, necessitates the use of interface blocks called level converters or level translators. In this paper, two modified structures are proposed for low-power implementation of level converters. Simulation results of the circuits in a 0.18-μm CMOS technology confirm the power efficiency of the proposed circuits.
Keywords :
CMOS integrated circuits; integrated circuit design; low-power electronics; power supply circuits; CMOS technology; circuit speed; digital integrated circuit; interface blocks; level converters; low-power design; low-power implementation; modified structures; power consumption; power efficiency; power-efficient level translators; supply voltage; CMOS integrated circuits; Delays; Digital integrated circuits; Error correction; Mirrors; Power demand; Simulation; Digital Integrated Circuits; Dual-Supply Circuits; Level Translators; Low power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Engineering (ICEE), 2013 21st Iranian Conference on
Conference_Location :
Mashhad
Type :
conf
DOI :
10.1109/IranianCEE.2013.6599852
Filename :
6599852
Link To Document :
بازگشت