DocumentCode :
3052360
Title :
Architecture and Design of Efficient 3D Network-on-Chip (3D NoC) for Custom Multicore SoC
Author :
Ben Ahmed, Akram ; Ben Abdallah, Asma ; Kuroda, Kenichi
Author_Institution :
Grad. Sch. of Comput. Sci. & Eng., Univ. of Aizu, Aizu-Wakamatsu, Japan
fYear :
2010
fDate :
4-6 Nov. 2010
Firstpage :
67
Lastpage :
73
Abstract :
During this last decade, Network-on-Chips (NoC) have been proposed as a promising solution for future systems on chip design. It offers more scalability than the shared-bus based interconnection, allows more processors to operate concurrently. Because NoC has dedicated wires, performance can be predicted. In this context, we proposed a 2D-NoC named OASIS, which is a 4×4 mesh topology design using Wormhole switching and Stall-and-Go flow control scheme. Although OASIS-NoC has its advantages over the shared-bus based systems, it has also some limitations such as high power consumption, high cost communication, and low throughput. To overcome those limitations we propose a 3D-NoC (3D OASIS-NoC) which is an extension to our 2D OASIS-NoC. In this paper we describe the 3D OASIS-NoC architecture in a fair amount of detail and present preliminary evaluation results.
Keywords :
multiprocessor interconnection networks; network-on-chip; 3D network-on-chip; 4x4 mesh topology design; OASIS; chip design; custom multicore SoC; shared-bus based systems; stall-and-go flow control scheme; wormhole switching; Computer architecture; Pipelines; Routing; Switches; System-on-a-chip; Three dimensional displays; Topology; 3D NoC; Concurrent; Design; OASIS;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Broadband, Wireless Computing, Communication and Applications (BWCCA), 2010 International Conference on
Conference_Location :
Fukuoka
Print_ISBN :
978-1-4244-8448-5
Electronic_ISBN :
978-0-7695-4236-2
Type :
conf
DOI :
10.1109/BWCCA.2010.50
Filename :
5633768
Link To Document :
بازگشت