DocumentCode :
3052369
Title :
Efficient multiprocessor architecture for digital signal processing
Author :
Auguin, M. ; Boeri, F.
Author_Institution :
Université de Nice, Nice Cedex, France
Volume :
7
fYear :
1982
fDate :
30072
Firstpage :
675
Lastpage :
678
Abstract :
There is a continuing pressure of better processing performances in numerical signal processing. Effective utilization of LSI semiconductor technology allows the consideration of multiprocessor architectures. The problem of interconnecting the components of the architecture arises. In this paper we describe a control algorithm of the Benes interconnection network in a asynchronous multiprocessor system. A simulation study of the timeshared bus, of the omega network, of the Benes network and of the crossbar network gives a comparison of performances.
Keywords :
Computational modeling; Computer architecture; Control systems; Digital signal processing; Large scale integration; Multiprocessing systems; Multiprocessor interconnection networks; Radar signal processing; Signal processing algorithms; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '82.
Type :
conf
DOI :
10.1109/ICASSP.1982.1171536
Filename :
1171536
Link To Document :
بازگشت