Title :
Advanced Design Issues for OASIS Network-on-Chip Architecture
Author :
Mori, Kenichi ; Esch, Adam ; Abdallah, Abderazek ; Kuroda, Kenichi
Author_Institution :
Grad. Sch. of Comput. Sci. & Eng., Univ. of Aizu, Fukushima, Japan
Abstract :
Network-on-Chip (NoC) architectures provide a good way of realizing efficient interconnections and largely alleviate the limitations of bus-based solutions. NoC has emerged as a solution to problems exhibited by the shared bus communication approach in System-On-Chip (SoC) implementations including lack of scalability, clock skew, lack of support for concurrent communication and power consumption. The communication requirement of this paradigm is affected by architecture parameters such as topology, routing, buffer size etc. In this paper, we propose advanced optimization techniques for OASIS NoC, a NoC we previously designed. We describe the architecture and the novel optimization techniques in details. Hardware complexity and preliminary performance results are also given.
Keywords :
circuit optimisation; integrated circuit interconnections; network-on-chip; technology CAD (electronics); OASIS network on chip architecture; clock skew; concurrent communication; hardware complexity; novel optimization technique; power consumption; shared bus communication; system-on-chip implementation; Buffer storage; Computer architecture; Hardware; Protocols; Routing; Switches; System-on-a-chip; Flow control; Network-on-chip design; Optimization; Parallel; Round robin;
Conference_Titel :
Broadband, Wireless Computing, Communication and Applications (BWCCA), 2010 International Conference on
Conference_Location :
Fukuoka
Print_ISBN :
978-1-4244-8448-5
Electronic_ISBN :
978-0-7695-4236-2
DOI :
10.1109/BWCCA.2010.51