Title :
A low power technology mapping method for Adaptive Logic Module
Author :
Chen, Wei ; Zhang, Xiaolin ; Yoshimura, Takeshi ; Nakamura, Yuichi
Author_Institution :
Grad. Sch. of Inf., Production & Syst., Waseda Univ., Kitakyushu, Japan
Abstract :
In this paper, we propose a novel mapping method for FPGA with dual-output LUT based logic elements (LEs), aiming for power reduction. Recently, a new kind of LE-Adaptive Logic Module (ALM), which contains a dual-output fracturable LUT instead of traditional single-output K-LUT, is used in Altera´s high-end FPGA products to obtain a good trade-off between area and delay. To map a design to ALMs, we introduce a LUT-merging step after K-LUT technology mapping, where the LUTs are merged into ALMs. We propose a max-weight matching based method for the LUT-merging, trying to reduce the number of used ALMs and meanwhile reduce power consumption. Experimental results show that, compared with a previous LUT-merging method for area-optimization, though resulting in a little more ALMs, our low power LUT-merging method improves the power by 7.48%.
Keywords :
field programmable gate arrays; low-power electronics; ALM; FPGA; adaptive logic module; dual-output LUT based logic elements; low power LUT-merging method; low power technology mapping method; max-weight matching based method; Capacitance; Estimation; Field programmable gate arrays; Merging; Routing; Table lookup; ALM; FPGA; LUT; technology mapping;
Conference_Titel :
Field-Programmable Technology (FPT), 2011 International Conference on
Conference_Location :
New Delhi
Print_ISBN :
978-1-4577-1741-3
DOI :
10.1109/FPT.2011.6132674