DocumentCode :
3052919
Title :
System partitioning for multi-chip modules under timing and capacity constraints
Author :
Shih, Minshine ; Kuh, Ernest S. ; Tsay, Ren-Song
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
fYear :
1992
fDate :
18-20 Mar 1992
Firstpage :
123
Lastpage :
126
Abstract :
The authors propose an efficient and effective algorithm for system partitioning under timing and capacity constraints. They consider the problem of assigning functional blocks into slots on multi-chip modules in high-level design to have fast feedback on the impact of high-level design decisions. A clustering step is used to ensure timing correctness, followed by packing and the K&L algorithm to satisfy capacity constraints while minimizing net crossings. The method is unique in that net crossings are minimized, while satisfying timing and capacity constraints. Test results showed that the method eliminated timing violations and obtained a comparable number of net crossings to that of the algorithm proposed by C.M. Fiduccia and R.M. Mattheyses (1982) with a similar run time. The method can be extended to use partitioning algorithms other than that of Fiduccia and Mattheyses
Keywords :
circuit layout CAD; graph theory; hybrid integrated circuits; modules; packaging; K&L algorithm; MCM layout; capacity constraints; clustering step; high-level design; multi-chip modules; system partitioning; wiring delay model; Algorithm design and analysis; Argon; Delay effects; Delay estimation; Feedback; Logic design; Partitioning algorithms; Thermal conductivity; Time factors; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multi-Chip Module Conference, 1992. MCMC-92, Proceedings 1992 IEEE
Conference_Location :
Santa Cruz, CA
Print_ISBN :
0-8186-2725-5
Type :
conf
DOI :
10.1109/MCMC.1992.201464
Filename :
201464
Link To Document :
بازگشت