DocumentCode :
3052950
Title :
Early system analysis of cache performance for RISC systems
Author :
Roberts, James D. ; Dai, Wayne W M
Author_Institution :
Dept. of Comput. Eng., California Univ., Santa Cruz, CA, USA
fYear :
1992
fDate :
18-20 Mar 1992
Firstpage :
130
Lastpage :
133
Abstract :
The implications of packaging and interconnection technologies for reduced instruction set computing (RISC) microprocessor memory hierarchies are examined. Prior early analysis tools have taken either cache performance or interconnection models into consideration. Here such analyses are combined and extended to be more specific to RISC microprocessor cache systems. The resulting first-order model allows interactive investigation of tradeoffs at prenetlist phases of design. After summarizing the model, several test cases are presented which illustrate trends and begin to quantify design tradeoffs
Keywords :
buffer storage; packaging; performance evaluation; reduced instruction set computing; semiconductor storage; MCM; RISC systems; cache performance; early analysis tools; first-order model; interconnection technologies; microprocessor memory hierarchies; multichip modules; packaging; prenetlist phases; reduced instruction set computing; Capacitance; Delay estimation; Driver circuits; Packaging; Performance analysis; Propagation delay; Prototypes; Reduced instruction set computing; Space exploration; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multi-Chip Module Conference, 1992. MCMC-92, Proceedings 1992 IEEE
Conference_Location :
Santa Cruz, CA
Print_ISBN :
0-8186-2725-5
Type :
conf
DOI :
10.1109/MCMC.1992.201466
Filename :
201466
Link To Document :
بازگشت