Title :
Exploring FPGA technology mapping for fracturable LUT minimization
Author :
Dickin, David ; Shannon, Lesley
Author_Institution :
Sch. of Eng. Sci., Simon Fraser Univ., Burnaby, BC, Canada
Abstract :
Modern commercial Field-Programmable Gate Array (FPGA) architectures contain look-up-tables (LUTs) that can be “fractured” into two smaller LUTs. The potential of packing two LUTs into a space that could accommodate only one in traditional architectures complicates technology mapping´s LUT minimization objective. Previous works introduced edge-recovery techniques and the concept of LUT balancing, both of which produce mappings that pack into fewer fracturable LUTs. We combine these two ideas and evaluate their effectiveness for one commercial and four academic FPGA architectures, all of which contain fracturable LUTs. When used in conjunction, edge-recovery and LUT balancing yield a 8.9% to 16.2% reduction in fracturable LUT use, depending upon architectural constraints.
Keywords :
field programmable gate arrays; table lookup; FPGA architecture; FPGA technology mapping; LUT balancing; LUT minimization objective; edge-recovery technique; field-programmable gate array; fracturable LUT minimization; look-up-tables; Benchmark testing; Cost function; Field programmable gate arrays; Registers; Routing; Table lookup; Wires;
Conference_Titel :
Field-Programmable Technology (FPT), 2011 International Conference on
Conference_Location :
New Delhi
Print_ISBN :
978-1-4577-1741-3
DOI :
10.1109/FPT.2011.6132691