DocumentCode :
3053205
Title :
Robust Energy-Efficient Adder Topologies
Author :
Patil, Dinesh ; Azizi, Omid ; Horowitz, Mark ; Ho, Ron ; Ananthraman, Rajesh
Author_Institution :
Stanford Univ., Stanford
fYear :
2007
fDate :
25-27 June 2007
Firstpage :
16
Lastpage :
28
Abstract :
In this paper we explore the relationship between adder topology and energy efficiency. We compare the energy-delay tradeoff curves of selected 32- bit adder topologies, to determine how architectural features and design techniques affect energy efficiency. Optimizing different adders for the supply and threshold voltages, and transistor sizing, we show that topologies with the least number of logic stages having an average fanin of two per stage, and fewest wires are most energy efficient. While a design with fully custom sizes can be extremely tedious to layout, we show that custom sizing can be used as a guide to group different gates in the design, resulting in a manageable layout overhead without significant loss of energy efficiency.
Keywords :
adders; topology; energy-delay tradeoff curves; robust energy-efficient adder topologies; supply voltages; threshold voltages; transistor sizing; Adders; Circuit topology; Constraint optimization; Design optimization; Energy efficiency; Inverters; Logic; Robustness; Threshold voltage; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Arithmetic, 2007. ARITH '07. 18th IEEE Symposium on
Conference_Location :
Montepellier
ISSN :
1063-6889
Print_ISBN :
0-7695-2854-6
Type :
conf
DOI :
10.1109/ARITH.2007.31
Filename :
4272847
Link To Document :
بازگشت