DocumentCode :
3053306
Title :
A New Architecture For Multiple-Precision Floating-Point Multiply-Add Fused Unit Design
Author :
Huang, Libo ; Shen, Li ; Dai, Kui ; Wang, Zhiying
Author_Institution :
Nat. Univ. of Defense Technol., Changsha
fYear :
2007
fDate :
25-27 June 2007
Firstpage :
69
Lastpage :
76
Abstract :
The floating-point multiply-add fused (MAF) unit sets a new trend in the processor design to speed up floatingpoint performance in scientific and multimedia applications. This paper proposes a new architecture for the MAF unit that supports multiple IEEE precisions multiply-add operation (AtimesB+C) with Single Instruction Multiple Data (SIMD) feature. The proposed MAF unit can perform either one double-precision or two parallel single-precision operations using about 18% more hardware than a conventional double-precision MAF unit and with 9% increase in delay. To accommodate the simultaneous computation of two single-precision MAF operations, several basic modules of double-precision MAF unit are redesigned. They are either segmented by precision mode dependent multiplexers or attached by the duplicated hardware. The proposed MAF unit can be fully pipelined and the experimental results show that it is suitable for processors with floatingpoint unit (FPU).
Keywords :
computer architecture; floating point arithmetic; parallel processing; IEEE precisions; multimedia applications; multiple-precision floating-point multiply-add fused unit design; precision mode dependent multiplexers; processor design; single instruction multiple data feature; Application software; Computer architecture; Costs; Delay; Encoding; Floating-point arithmetic; Hardware; Multiplexing; Process design; Roundoff errors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Arithmetic, 2007. ARITH '07. 18th IEEE Symposium on
Conference_Location :
Montepellier
ISSN :
1063-6889
Print_ISBN :
0-7695-2854-6
Type :
conf
DOI :
10.1109/ARITH.2007.5
Filename :
4272852
Link To Document :
بازگشت