Title :
Design, Process Development and Prototyping of 3D Packaging with Multi-Stacked Flip Chips and Peripheral Through Silicon Via Interconnection
Author :
Hon, Ronald ; Lee, S. W Ricky
Author_Institution :
Microsystems Packaging Hong Kong Univ., Kowloon
Abstract :
Three-dimensional packaging (3DP) is an emerging trend in microelectronics development toward system in package (SiP). 3D flip chip stacking structures with through silicon vias (TSVs) have very good potential for the implementation of 3D packaging. Prototype design and fabrication of multi-stacked flip chip three dimensional packaging (3DP) with TSVs formed by deep reactive ions etching (DRIE) and TSVs plugging by copper plating for interconnection are studied and discussed in details. The three middle chips and top chip are stacked by a flip chip bonder and the solder balls are reflowed to form the 3DP structure. Lead-free soldering and wafer thinning are also implemented in this prototype. In addition to the conceptual design, all wafer level fabrication processes are described and the subsequent die stacking assembly is also presented in this paper.
Keywords :
assembling; electroplating; flip-chip devices; prototypes; soldering; sputter etching; system-in-package; wafer level packaging; 3D packaging; copper plating; deep reactive ions etching; lead-free soldering; multi-stacked flip chips; prototype design; silicon via interconnection; subsequent die stacking assembly; system in package; wafer level fabrication; wafer thinning; Copper; Etching; Fabrication; Flip chip; Microelectronics; Packaging; Process design; Prototypes; Silicon; Stacking;
Conference_Titel :
Electronics Manufacturing and Technology, 31st International Conference on
Conference_Location :
Petaling Jaya
Print_ISBN :
978-1-4244-0730-9
Electronic_ISBN :
1089-8190
DOI :
10.1109/IEMT.2006.4456436