DocumentCode :
3053459
Title :
ReSim: A reusable library for RTL simulation of dynamic partial reconfiguration
Author :
Gong, Lingkan ; Diessel, Oliver
Author_Institution :
Sch. of Comput. Sci. & Eng., Univ. of New South Wales, Sydney, NSW, Australia
fYear :
2011
fDate :
12-14 Dec. 2011
Firstpage :
1
Lastpage :
8
Abstract :
Dynamic Partial Reconfiguration (DPR) enables software-like flexibility in hardware designs by allowing some of the logic on a Field Programmable Gate Array (FPGA) to be reconfigured while the rest continues to operate. However, such flexibility introduces challenges for verifying DPR design functionality because there is no straightforward way to simulate DPR at Register Transfer Level (RTL). This paper proposes the ReSim library to enable the RTL simulation of DPR. The library uses a simulation-only layer to hide the physically dependent details of DPR designs while providing sufficient accuracy for functional verification. The library is extensible and reusable. We assess the feasibility and demonstrate the value of our tool via two case studies of DPR designs.
Keywords :
field programmable gate arrays; formal verification; hardware-software codesign; simulation; FPGA; RTL simulation; ReSim; dynamic partial reconfiguration; field programmable gate array; functional verification; hardware designs; register transfer level; reusable library; software-like flexibility; Accuracy; Field programmable gate arrays; Hardware; Hardware design languages; Libraries; Physical layer; Portals;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology (FPT), 2011 International Conference on
Conference_Location :
New Delhi
Print_ISBN :
978-1-4577-1741-3
Type :
conf
DOI :
10.1109/FPT.2011.6132709
Filename :
6132709
Link To Document :
بازگشت