DocumentCode :
3053589
Title :
Development of Novel Joint Resistance Modeling Technique for Flip Chip Interconnection Systems
Author :
Yeo, Alfred ; Lam, Wong Foo ; Lee, Charles
Author_Institution :
Infineon Technol. Asia Pacific Pte Ltd., Singapore
fYear :
2007
fDate :
8-10 Nov. 2007
Firstpage :
115
Lastpage :
119
Abstract :
This paper presents the results of experimental work combined with analytical approach to explore the modeling methodology in joint resistance prediction. Single joint resistance of 1st level interconnects was evaluated by the 4-point Kelvin structure design in the flip chip ball grid array package. Various interconnect schemes such as solder (i.e. Cu pillar joint, SnAg solder joint and SnAgCu solder joint) and non-solder (i.e. AuStud-NCA joint and AuPlated-ACA joint) were investigated. Electro-thermal analysis was performed to predict the joint resistance. Different types of defects such as cracks and delamination in the flip chip interconnects on the joint resistance were investigated in the finite element analysis. Generally, solder interconnects show a lower joint resistance than non-solder interconnects, with Cu pillar joint having the lowest joint resistance. The analytical approach tends to under-estimate slightly the joint resistance, while the modeling method tends to over-predict but is in agreement with the measurement result in term of trend. A 50% reduction in the cross-sectional area of both the solder and non-solder interconnects did not show significant change in the joint resistance.
Keywords :
ball grid arrays; copper alloys; cracks; delamination; finite element analysis; flip-chip devices; integrated circuit interconnections; silver alloys; solders; tin alloys; 4-point Kelvin structure design; Au; Cu pillar joint; SnAg; SnAgCu; cracks; delamination; electrothermal analysis; finite element analysis; flip chip ball grid array; flip chip interconnection systems; joint resistance modeling; nonsolder interconnects; pillar joint; solder interconnects; Electrical resistance measurement; Electronics packaging; Environmentally friendly manufacturing techniques; Equations; Finite element methods; Flip chip; Performance analysis; Predictive models; Semiconductor device measurement; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Manufacturing and Technology, 31st International Conference on
Conference_Location :
Petaling Jaya
ISSN :
1089-8190
Print_ISBN :
978-1-4244-0730-9
Electronic_ISBN :
1089-8190
Type :
conf
DOI :
10.1109/IEMT.2006.4456442
Filename :
4456442
Link To Document :
بازگشت