Title :
Hardware module reuse and runtime assembly for dynamic management of reconfigurable resources
Author :
Jara-Berrocal, Abelardo ; Gordon-Ross, Ann
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Florida, Gainesville, FL, USA
Abstract :
Partial reconfiguration (PR) enhances traditional FPGA-based systems-on-a-chip (SoCs) by providing benefits such as reduced area requirements and increased system flexibility. In multi-application PR SoCs, a dynamic resource manager (DRM) must efficiently orchestrate PR hardware resource management (access to and sharing of PR resources) in order to minimize the percentage of wasted/unused PR resources and reconfiguration time overhead. In this paper, we present DRM software that leverages two techniques, hardware module reuse and dynamic inter-module communication, to reduce wasted/unused PR hardware resources by 13% and reduce reconfiguration time by 33% as compared to a DRM without these techniques.
Keywords :
field programmable gate arrays; reconfigurable architectures; system-on-chip; DRM; FPGA; PR; SoC; dynamic management; dynamic resource manager; hardware module reuse assembly; hardware module runtime assembly; partial reconfiguration; reconfigurable resources; systems-on-a-chip; Assembly; Field programmable gate arrays; Hardware; Resource management; Runtime; Switches; Vectors; FPGA; dynamic resource management; online module placement; partial reconfiguration;
Conference_Titel :
Field-Programmable Technology (FPT), 2011 International Conference on
Conference_Location :
New Delhi
Print_ISBN :
978-1-4577-1741-3
DOI :
10.1109/FPT.2011.6132721