Title :
Trim DAC Design with Minimum DNL for Self-Trim with Self-Test Schemes
Author :
von Staudt, Hans Martin
Author_Institution :
Dialog Semicond., Swindon, UK
Abstract :
High precision mixed-signal design strongly depends on trimming techniques to overcome manufacturing induced variability, of which the digital trimming is the most popular approach. The central element of a digitally driven trim circuit is the trim DAC. Whilst it needs to be simple and cheap its electrical performance in the digital to analogue conversion process will affect the trim result. In this paper we analyse the trimmed distribution as a function of the DNL performance of the trim DAC. Of particular concern is the shaping of the distribution by comparator based self-calibration schemes. A minimum DNL trim DAC design is proposed that overcomes unwanted distribution tails. Eliminating distribution tails is a design goal for any type of trimming but it is crucially important if an on-chip self-test scheme shall be added to the self-trimming. A simulation model for the trimmed distribution is compared to actual silicon results of standard and minimum-DNL trim DACs.
Keywords :
circuit testing; digital-analogue conversion; digital-analogue conversion; minimum DNL; minimum DNL trim DAC design; on-chip self-test scheme; self-trim scheme; trim DAC design; trimmed distribution; Built-in self-test; Convolution; Noise; Noise measurement; Probability density function; Shape; Silicon; self-calibration; self-test; self-trim by reference; self-tuning; selftrimming; trim DAC;
Conference_Titel :
Mixed-Signals, Sensors and Systems Test Workshop (IMS3TW), 2011 IEEE 17th International
Conference_Location :
Santa Barbara, CA
Print_ISBN :
978-1-4577-1144-2
DOI :
10.1109/IMS3TW.2011.34