Title :
On Pre/Post-Bond Testing and Calibrating SAR ADC Array in 3-D CMOS Imager
Author :
Huang, Xuan-Lun ; Kang, Ping-Ying ; Huang, Jiun-Lang ; Chou, Yung-Fa ; Lee, Yung-Pin ; Kwai, Ding-Ming
Author_Institution :
Nat. Taiwan Univ., Taipei, Taiwan
Abstract :
This paper presents pre/post-bond testing and calibration techniques for the successive approximation register (SAR) analog-to-digital converter (ADC) array in a three-dimensional (3-D) CMOS imager. The underlying idea is to test and calibrate the SAR ADC by measuring the major carrier transitions (MCTs) of its digital-to-analog converter (DAC) capacitor array (C-Array). During the pre-bond stage, when access to the die is very limited, we propose a calibration-oriented testing technique that only determines whether the ADC array can achieve the desired performance after calibration. Then, during the post-bond stage, we utilize the digital resources from the image signal processor (ISP) die to perform more thorough characterization and calibration of the ADC array. Simulation results are presented to validate the proposed techniques.
Keywords :
CMOS image sensors; analogue-digital conversion; calibration; capacitors; digital-analogue conversion; integrated circuit testing; 3D CMOS imager; ISP die; SAR ADC array calibration; analog-to-digital converter array; calibration technique; calibration-oriented testing technique; digital-to-analog converter capacitor array; image signal processor; major carrier transition; post-bond testing; pre-bond testing; successive approximation register; three-dimensional CMOS imager; Arrays; CMOS integrated circuits; Calibration; Capacitors; Linearity; Registers; Testing; 3-D IC testing; SAR ADC; calibration-oriented testing; mixed-signal testing; pre- and post-bond testing;
Conference_Titel :
Mixed-Signals, Sensors and Systems Test Workshop (IMS3TW), 2011 IEEE 17th International
Conference_Location :
Santa Barbara, CA
Print_ISBN :
978-1-4577-1144-2
DOI :
10.1109/IMS3TW.2011.11