Title :
Calibration-enabled scalable built-in current sensor compatible with very low cost ATE
Author :
Dasnurkar, Sachin Dileep ; Abraham, Jacob A.
Author_Institution :
Comput. Eng. Res. Center, Univ. of Texas at Austin, Austin, TX, USA
Abstract :
Semiconductor testing, aimed at detecting manufacturing defects and marginalities, should be able to screen out fabrication artifacts that affect immediate as well as future mission-mode device performance. While a large amount of resources are dedicated towards catastrophic fault detection, parametric fault detection is an increasingly important research area. Parametric faults marginally affect device performance and may affect functionality in prolonged field use. In this work, Circuit-under-test (CUT) static bias current is monitored in order to identify catastrophic as well as parametric defects. Any active circuit requires a deterministic amount of DC bias current which may vary outside the specifications when faults exist within the circuit. We propose a process-voltage-temperature (PVT) compensated current measurement built-in-self-test (BIST) scheme, which can be used for sub-system level/circuit-level bias current measurements. The BIST scheme provides better accessibility to internal blocks and enables isolated parametric testing. Process independence due to calibration makes it feasible for commercial implementation in Systems on a Chip (SoCs). Our BIST scheme is compatible with very-low-cost automatic test equipment (VLC-ATE), and can be used for detailed parametric testing in the production environment.
Keywords :
automatic test equipment; built-in self test; calibration; electric current measurement; fault diagnosis; integrated circuit testing; sensors; system-on-chip; BIST; DC bias current; SoC; built-in-self-test scheme; calibration; catastrophic fault detection; circuit-level bias current measurements; circuit-under-test static bias current; compensated current measurement; low cost ATE; manufacturing defect detection; mission-mode device; parametric fault detection; process-voltage-temperature; scalable built-in current sensor; semiconductor testing; subsystem level bias current measurements; system on chip; very-low-cost automatic test equipment; Active circuits; Built-in self-test; Circuit faults; Condition monitoring; Costs; Current measurement; Electrical fault detection; Fabrication; Semiconductor device manufacture; Semiconductor device testing;
Conference_Titel :
Test Symposium (ETS), 2010 15th IEEE European
Conference_Location :
Praha
Print_ISBN :
978-1-4244-5834-9
Electronic_ISBN :
1530-1877
DOI :
10.1109/ETSYM.2010.5512770