DocumentCode :
3054725
Title :
Jitter attenuation in T1 networks
Author :
Bridge, Robert F. ; Bily, Steve ; Klass, Jeff ; Taylor, Roger
Author_Institution :
Crystal Semicond. Corp., Austin, TX, USA
fYear :
1990
fDate :
16-19 Apr 1990
Firstpage :
685
Abstract :
The CS61574, a CMOS T1 line driver, clock recovery, and jitter-attenuator circuit is described. The jitter attenuator is an innovative mixed analog/digital circuit that consists of a 32-b FIFO and a capacitance-controlled crystal oscillator. The capacitance loading on the external crystal is digitally controlled by the CMOS circuitry to insure that the oscillator frequency matches the average incoming frequency of the recovered line signal. The FIFO buffers the incoming data, allowing the attenuator to provide up to 60 dB of attenuation of phase jitter. Unique attributes of this attenuator are the level of attenuation achieved, the absence of jitter aliasing, the absence of jitter peaking, and excellent jitter tolerance
Keywords :
CMOS integrated circuits; application specific integrated circuits; attenuators; buffer storage; crystal resonators; digital communication systems; driver circuits; phase-locked loops; variable-frequency oscillators; 32 bit; CMOS T1 line driver; CS61574; FIFO buffers; PLL; T1 networks; capacitance-controlled crystal oscillator; clock recovery; jitter tolerance; jitter-attenuator circuit; Attenuation; Attenuators; Capacitance; Clocks; Digital circuits; Digital control; Driver circuits; Frequency; Jitter; Oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, 1990. ICC '90, Including Supercomm Technical Sessions. SUPERCOMM/ICC '90. Conference Record., IEEE International Conference on
Conference_Location :
Atlanta, GA
Type :
conf
DOI :
10.1109/ICC.1990.117165
Filename :
117165
Link To Document :
بازگشت