Title :
A two-dimensional transistor placement for cell synthesis
Author :
Saika, Shunji ; Fukui, Masahiro ; Shinomiya, Noriko ; Akin, Toshiro
Author_Institution :
Semicond. Res. Center, Matsushita Electr. Ind. Co. Ltd., Osaka, Japan
Abstract :
Proposes a transistor placement algorithm to generate standard cell layout in a 2D placement style that is not restricted to row-based transistor placement. The cost function constructed for transistor placement optimization is able to optimize wirings directly and diffusion sharing indirectly but sufficiently. This transistor placement algorithm, applied to several standard cells, has demonstrated the capability to generate a nearly-optimal 2D placement that is comparable to manually designed placement
Keywords :
cellular arrays; circuit layout CAD; circuit optimisation; integrated circuit layout; transistor circuits; wiring; 2D transistor placement algorithm; cell synthesis; cost function; diffusion sharing optimization; row-based transistor placement; standard cell layout generation; wiring optimization; Algorithm design and analysis; Circuits; Cost function; Energy consumption; Geometry; Large scale integration; Libraries; Packaging; Routing; Wiring;
Conference_Titel :
Design Automation Conference, 1997. Proceedings of the ASP-DAC '97 Asia and South Pacific
Conference_Location :
Chiba
Print_ISBN :
0-7803-3662-3
DOI :
10.1109/ASPDAC.1997.600335