DocumentCode :
30567
Title :
3-D-TCAD-Based Parasitic Capacitance Extraction for Emerging Multigate Devices and Circuits
Author :
Bhoj, Ajay N. ; Joshi, Rajiv V. ; Jha, Niraj K.
Author_Institution :
Dept. of Electr. Eng., Princeton Univ., Princeton, NJ, USA
Volume :
21
Issue :
11
fYear :
2013
fDate :
Nov. 2013
Firstpage :
2094
Lastpage :
2105
Abstract :
In recent years, the multigate field-effect transistor (FET) has emerged as the most viable contender for technology scaling down to the sub-10-nm nodes. The nonplanar nature of multigate devices, along with rapidly shrinking front-end-of-line (FEOL) and back-end-of-line (BEOL) features, has compounded the problem of parasitics extraction in future technology nodes. In this paper, for the first time, we address the above problem through a holistic 3-D-technology CAD (3-D-TCAD) flow for the extraction of FEOL/(FEOL+BEOL) capacitances in generic multigate circuit layouts, using a transport analysis-based approach. We investigate device-level parasitic capacitances in 3-D-process-simulated bulk and silicon-on-insulator FinFETs, and uncover capacitance scaling trends for candidate single/multifin multigate FETs along the 22-nm/14-nm/10-nm technology nodes. Leveraging automated structure synthesis algorithms, we synthesize 3-D multigate 6T SRAM structures using the process-simulated devices, and examine the effects of fin pitch, gate pitch, and fin count on circuit-level parasitics. Thereafter, we show that traditional segregated FEOL/BEOL modeling approaches fail to provide accurate estimates, by back-annotating 3-D-TCAD-extracted capacitances into mixed-mode write simulations of a 6T FinFET SRAM bitcell. Finally, using FinFET NAND2 logic gate delay simulations, we establish the fact that capturing parasitics accurately is as important as modeling device transport accurately, and that performance/dynamic behavior in multigate circuits is highly sensitive to both factors.
Keywords :
MOSFET; SRAM chips; capacitance; circuit layout; circuit simulation; elemental semiconductors; logic gates; semiconductor device models; silicon; silicon-on-insulator; solid modelling; technology CAD (electronics); 3D multigate 6T SRAM structures; 3D-TCAD-based parasitic capacitance extraction; 3D-process-simulated bulk; 3D-technology CAD; 6T FinFET SRAM bitcell; FEOL/BEOL modeling; FinFET NAND2 logic gate delay simulations; Si; automated structure synthesis algorithms; back-end-of-line; capacitance scaling; circuit-level parasitics; device transport modeling; device-level parasitic capacitances; fin count; fin pitch; front-end-of-line; gate pitch; generic multigate circuit layouts; mixed-mode write simulations; multigate circuits; multigate devices; multigate field-effect transistor; process-simulated devices; silicon-on-insulator FinFET; single/multifin multigate FET; size 10 nm; size 14 nm; size 22 nm; technology nodes; technology scaling; transport analysis-based approach; Capacitance; FinFETs; Integrated circuit modeling; Layout; Logic gates; Solid modeling; Device simulation; multigate field-effect transistor (FET); parasitic capacitance; process simulation;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2012.2227848
Filename :
6421008
Link To Document :
بازگشت