DocumentCode :
3057026
Title :
Source/drain design for 16 nm surrounding gate MOSFETs
Author :
Lim, Towoo ; Jang, Junyong ; Kim, Youngmin
Author_Institution :
Sch. of Electr. Eng., Hong Ik Univ., Seoul, South Korea
fYear :
2009
fDate :
9-11 Dec. 2009
Firstpage :
1
Lastpage :
2
Abstract :
In this paper, we investigate an optimized S/D design for gate structures that had been reported for a 16 nm MOSFET. The high-k surrounding MOSFET is found to achieve comparable delay to the conventional gate structure, but the minimum delay is obtained with an underlap S/D, which is in contrary to the conventional one with an overlap S/D. It is also found that more underlap is preferred for the high-k surrounding gate MOSFET as the permittivity of the gate dielectric layer increases.
Keywords :
MOSFET; dielectric materials; gate dielectric layer; gate structures; high-k surrounding MOSFET; optimized S/D design; permittivity; size 16 nm; source/drain design; surrounding gate MOSFET; CMOSFETs; Capacitance; Delay; Doping; Electrodes; Electrons; High K dielectric materials; High-K gate dielectrics; MOSFET circuits; Permittivity;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Device Research Symposium, 2009. ISDRS '09. International
Conference_Location :
College Park, MD
Print_ISBN :
978-1-4244-6030-4
Electronic_ISBN :
978-1-4244-6031-1
Type :
conf
DOI :
10.1109/ISDRS.2009.5378150
Filename :
5378150
Link To Document :
بازگشت