DocumentCode :
3057483
Title :
Cache utilization-aware scheduling for multicore processors
Author :
Chu, Edward T-H ; Wen-wei Lu
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Yunlin Univ. of Sci. & Technol., Yunlin, Taiwan
fYear :
2012
fDate :
2-5 Dec. 2012
Firstpage :
368
Lastpage :
371
Abstract :
A chip multiprocessor (CMP) consists of several cores which can execute tasks independently. Due to the budget and chip area limit, last level cache is usually shared among cores. If tasks running on different cores access the shared cache intensively and concurrently, it may lead to high cache miss rate and significant performance degradation. A commonly-used method is to co-schedule a task with good anti-interference ability and a task with poor anti-interference. However, if tasks have similar anti-interference abilities, it becomes difficult to generate a proper task assignment. In this paper, we identify two more indexes, intra-core cache contention and task interference ability, that primarily determine the utilization of shared cached. Based on the indexes, we develop a novel task scheduling, named cache utilization aware scheduling (CUAS), to reduce shared cache contention. CUAS first classifies tasks according to their anti-interference ability and interference ability. CUAS then distributes tasks to cores based on the effect of inter-core and intra-core cache contention. We conducted our experiments on an Intel Core2 Quad processor and adopted SPEC CPU2006 benchmark for evaluation. According to our experiment results, CUAS can significantly reduce shared cache contention and reduce total execution time at most 46% compared to existing methods.
Keywords :
benchmark testing; cache storage; microprocessor chips; performance evaluation; processor scheduling; shared memory systems; CMP; CUAS; Intel Core2 Quad processor; SPEC CPU2006 benchmark; anti interference abilities; budget area limit; cache utilization-aware scheduling; chip area limit; chip multiprocessor; high cache miss rate; intercore cache contention; intracore cache contention; last level cache; multicore processors; performance degradation; shared cache; shared cache contention reduction; task assignment; task interference ability; Degradation; Interference; Multicore processing; Processor scheduling; Program processors; Schedules; Silicon; Cache Contention; High Performance Computing; Multicore; Task Scheduling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2012 IEEE Asia Pacific Conference on
Conference_Location :
Kaohsiung
Print_ISBN :
978-1-4577-1728-4
Type :
conf
DOI :
10.1109/APCCAS.2012.6419048
Filename :
6419048
Link To Document :
بازگشت