DocumentCode :
3057507
Title :
A design for testability of non-volatile memory reliability test for automotive embedded processor
Author :
Chung Chuang ; Chun-Yen Wu ; Chi-Chun Hsu ; Li-Ren Huang ; Cheng, Wei-min ; Wen-Dar Hsieh
Author_Institution :
Inf. & Commun. Res. Labs., Ind. Technol. Res. Inst., Hsinchu, Taiwan
fYear :
2012
fDate :
2-5 Dec. 2012
Firstpage :
372
Lastpage :
375
Abstract :
The reliability of non-volatile memory is a very important and critical issue for automotive embedded processors. In addition to the reliable cell as well as read and write circuitry design, the testing of endurance, burn-in, and run time safety design are all required in order to provide a reliable embedded non-volatile memory. In this paper, a novel architecture for the reliability test of non-volatile memory in embedded processor is proposed. The proposed approach especially meets the requirement for the reliability test of automotive electronics. Moreover, the extra hardware cost is minimized in the proposed methodology to cover all the testing requirements. By applying the proposed approach, the safety and memory space usage can be further optimized.
Keywords :
automotive electronics; design for testability; embedded systems; integrated circuit reliability; logic testing; random-access storage; automotive electronics; automotive embedded processor; burn-in; design for testability; embedded nonvolatile memory; endurance testing; memory space usage; nonvolatile memory reliability test; run time safety design; Automotive engineering; Built-in self-test; Hardware; Integrated circuits; Nonvolatile memory; Reliability; AEC-Q100; automotive; design for reliability; design for test; non-volatile memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2012 IEEE Asia Pacific Conference on
Conference_Location :
Kaohsiung
Print_ISBN :
978-1-4577-1728-4
Type :
conf
DOI :
10.1109/APCCAS.2012.6419049
Filename :
6419049
Link To Document :
بازگشت