DocumentCode :
3057738
Title :
N-Port arithmetic unit for DSP
Author :
Gazsi, Lajos
Author_Institution :
Ruhr-Universität Bochum, West Germany
Volume :
7
fYear :
1982
fDate :
30072
Firstpage :
707
Lastpage :
710
Abstract :
A new concept in general purpose digital signal processor (DSP) design will be proposed which makes it possible to exhibit the advantages of algorithms optimized for minimum number of addition operations. The proposed architecture is specified by an N-port arithmetic unit and N separate memories. The avoidance of all memory conflicts while the memories are simultaneously bandwidth limited, is discussed. It is shown how moderate control and overhead circuitry can be found. Further a discussion about the optimal choice of the arithmetic unit is given. Examples are presented comparing the use of wave digital (Fettweis) implementations and more conventional implementations of fixed point digital filters.
Keywords :
Algorithm design and analysis; Arithmetic; Bandwidth; Circuits; Design optimization; Digital signal processing; Digital signal processors; Process design; Signal design; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '82.
Type :
conf
DOI :
10.1109/ICASSP.1982.1171788
Filename :
1171788
Link To Document :
بازگشت