Title :
Weighted adders with selector logics for super-resolution and its FPGA-based evaluation
Author :
Yoshihara, H. ; Yanagisawa, M. ; Togawa, N.
Author_Institution :
Dept. of Comput. Sci. & Eng., Waseda Univ., Tokyo, Japan
Abstract :
Super-resolution is a technique to remove the noise of observed images and restore its high frequencies. We focus on reconstruction-based super-resolution. Reconstruction requires large computation cost since it requires many images. In this paper, we propose a fast weighted adder for reconstruction-based super-resolution. From the viewpoint of reducing partial products, we propose two approaches to speed up a weighted adder. First, we use selector logics to halve its partial products. Second, we propose a weights-range limit method utilizing negative term. By applying our proposed approaches to a weighted adder, we can reduce carry propagations and our weighted adder can be designed by a fast circuit as compared to conventional ones. Experimental evaluations demonstrate that our weighted adder improves the performance by a maximum of 29.9% and reduces a maximum of 592 LUTs, compared to conventional implementations.
Keywords :
adders; carry logic; field programmable gate arrays; image denoising; image reconstruction; image resolution; FPGA-based evaluation; LUT; carry propagation reduction; computation cost; fast weighted adder design; image noise removal; partial products; performance improvement; reconstruction-based super-resolution; reconstruction-products; selector logics; weights-range limit method; Adders; Frequency domain analysis; Image reconstruction; Image restoration; Signal resolution; Spatial resolution; FPGA; partial product; selector logics; super-resolution; weighted adder;
Conference_Titel :
Circuits and Systems (APCCAS), 2012 IEEE Asia Pacific Conference on
Conference_Location :
Kaohsiung
Print_ISBN :
978-1-4577-1728-4
DOI :
10.1109/APCCAS.2012.6419107