Title :
Reversible Implementation of Densely-Packed-Decimal Converter to and from Binary-Coded-Decimal Format Using in IEEE-754R
Author :
Kaivani, A. ; Alhosseini, A.Z. ; Gorgin, S. ; Fazlali, M.
Author_Institution :
Shahid Beheshti Univ., Tehran
Abstract :
The binary coded decimal (BCD) encoding has always dominated the decimal arithmetic algorithms and their hardware implementation. Due to importance of decimal arithmetic, the decimal format defined in IEEE 754 floating point standard has been revisited. It uses densely packed decimal (DPD) encoding to store significant part of a decimal floating point number. Furthermore in recent years reversible logic has attracted the attention of engineers for designing low power CMOS circuits, as it is not possible to realize quantum computing without reversible logic implementation. This paper derives the reversible implementation of DPD converter to and from conventional BCD format using in IEEE754R.
Keywords :
CMOS logic circuits; binary codes; encoding; floating point arithmetic; IEEE-754R; binary coded decimal encoding; decimal arithmetic; decimal floating point number; densely packed decimal encoding; densely-packed-decimal converter; low power CMOS circuits; reversible logic; Application software; CMOS logic circuits; Circuit synthesis; Digital arithmetic; Encoding; Floating-point arithmetic; Hardware; Logic design; Optical computing; Quantum computing;
Conference_Titel :
Information Technology, 2006. ICIT '06. 9th International Conference on
Conference_Location :
Bhubaneswar
Print_ISBN :
0-7695-2635-7
DOI :
10.1109/ICIT.2006.78