Title :
Multiobjective Genetic Algorithm for k-way Equipartitioning of a Point Set with Application to CAD-VLSI
Author :
Saha, Sriparna ; Sur-Kolay, Susmita ; Bandyopadhyay, Sanghamitra ; Dasgupta, Parthasarathi
Author_Institution :
lndian Stat. Inst., Kolkata
Abstract :
Buffered clock-tree design, with cells at its leaves, are known to meet timing and skew requirements better. Clustering of flip-flops leads to reduced clock-tree wirelengths and power-efficient layouts. In this paper, the problem of clustering flip-flops in a given placement is formulated as Multi-way Equi-Partitioning of a given point set, such that (i) total area of the partition (ii) area of the largest partition and (Hi) total deviation of the partitions, are minimal. For this computationally expensive multiobjective optimization problem, also relevant to design of semi-synchronous systems, a technique based on genetic algorithm, is proposed. Crossover and mutation operators specific to the k-way equipartitioning problem, have been designed and a new greedy heuristic operator is employed to accelerate the convergence. Results on data sets obtained from layouts of ISCAS89 benchmark circuit demonstrate the effectiveness of the proposed method.
Keywords :
CAD; VLSI; clocks; flip-flops; genetic algorithms; logic partitioning; CAD-VLSI; Flip- flops; buffered clock-tree design; crossover operators; k-way equipartitioning; multiobjective genetic algorithm; mutation operators; optimization; point set; Acceleration; Algorithm design and analysis; Circuits; Clocks; Convergence; Design optimization; Flip-flops; Genetic algorithms; Genetic mutations; Timing; Multiobjective optimization; balanced partitioning; cluster analysis; genetic algorithm; low power clock trees in nanometer chips.;
Conference_Titel :
Information Technology, 2006. ICIT '06. 9th International Conference on
Conference_Location :
Bhubaneswar
Print_ISBN :
0-7695-2635-7
DOI :
10.1109/ICIT.2006.66