DocumentCode :
3061970
Title :
Efficient Task Allocation to FPGAs in the Safety Critical Domain
Author :
Conmy, Philippa ; Bate, Iain
Author_Institution :
Dept. of Comput. Sci., Univ. of York, York, UK
fYear :
2011
fDate :
12-14 Dec. 2011
Firstpage :
119
Lastpage :
128
Abstract :
Field Programmable Gate Arrays (FPGAs) are highly configurable programmable logic devices. They offer many benefits over traditional micro-processors such as the ability to efficiently run tasks in parallel and also highly predictable timing performance. They are becoming increasingly popular for use in the safety critical domain where predictability is essential. However, concerns about their dependability, principally their reliability and difficulties in assessing the impact of an internal failure means that current designs are inefficient and conservative. This paper discusses these issues in depth. It also presents an FPGA task allocation method using simulated annealing to balance efficiency and reliability requirements. This can be used to improve designs of safety critical FPGA based systems.
Keywords :
field programmable gate arrays; integrated circuit reliability; resource allocation; simulated annealing; FPGA task allocation method; field programmable gate arrays; highly configurable programmable logic devices; internal failure; microprocessors; safety critical domain; simulated annealing; Field programmable gate arrays; Hardware; Hardware design languages; Resource management; Robustness; Safety; FPGAs; dependability; reliability; safety; simulated annealing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Dependable Computing (PRDC), 2011 IEEE 17th Pacific Rim International Symposium on
Conference_Location :
Pasadena, CA
Print_ISBN :
978-1-4577-2005-5
Electronic_ISBN :
978-0-7695-4590-5
Type :
conf
DOI :
10.1109/PRDC.2011.23
Filename :
6133073
Link To Document :
بازگشت