Title : 
A System Exploration Platform for Network-on-Chip
         
        
            Author : 
Chang, Chi-Fu ; Hsu, YarSun
         
        
            Author_Institution : 
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
         
        
        
        
        
        
            Abstract : 
Network-on-Chip (NoC) is a key component in the design of many cores on a chip. This paper presents a new system level NoC simulation framework, called “Network-On-Chip-centric System Exploration Platform” (NOCSEP). It divides NoC design space into blocks and models them using abstracted layers. Together with task-graph software modeling and simplified middle-layer modeling, it can estimate the performance of an on-chip interconnect rapidly and is therefore very suitable for quickly exploring design alternatives.
         
        
            Keywords : 
digital simulation; network-on-chip; software engineering; NoC simulation framework; middle-layer modeling; network-on-chip; system exploration platform; task-graph software modeling; Adaptation model; Computational modeling; Hardware; Instruction sets; Message systems; Unified modeling language; Application-driven design; Network on chip; NoC simulator; Simulation framework;
         
        
        
        
            Conference_Titel : 
Parallel and Distributed Processing with Applications (ISPA), 2010 International Symposium on
         
        
            Conference_Location : 
Taipei
         
        
            Print_ISBN : 
978-1-4244-8095-1
         
        
            Electronic_ISBN : 
978-0-7695-4190-7
         
        
        
            DOI : 
10.1109/ISPA.2010.34