DocumentCode :
3062229
Title :
Simulation of synchronous network-on-chip router for system-on-chip communication
Author :
Ilic, M.R. ; Petrovic, V.Z. ; Jovanovic, G.S.
Author_Institution :
Fac. of Electron. Eng., Univ. of Nis, Nis, Serbia
fYear :
2012
fDate :
20-22 Nov. 2012
Firstpage :
506
Lastpage :
509
Abstract :
System-on-chip communication is nowadays widely used communication technology. Continuous CMOS technology scaling makes it possible to integrate a large number of heterogeneous devices onto a single chip. Network-on-Chip (NoC), as a highly integrated heterogeneous System-on-Chip (SoC) architecture, presents the platform with the main demand to be reliable, cost and energy-efficient. This paper describes a simulation of 4×4 synchronous network-on-chip router for an efficient system-on-chip communication.
Keywords :
CMOS integrated circuits; network routing; network-on-chip; NoC; SoC; communication technology; continuous CMOS technology scaling; synchronous network-on-chip router; system-on-chip communication; Algorithm design and analysis; Engines; Ports (Computers); Routing; System-on-a-chip; Table lookup; Arbiter; Crossbar-matrix; Network-on-chip; Router; System-on-Chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Telecommunications Forum (TELFOR), 2012 20th
Conference_Location :
Belgrade
Print_ISBN :
978-1-4673-2983-5
Type :
conf
DOI :
10.1109/TELFOR.2012.6419258
Filename :
6419258
Link To Document :
بازگشت