• DocumentCode
    30659
  • Title

    Design and Implementation of a Rail-to-Rail 460-kS/s 10-bit SAR ADC for the Power-Efficient Capacitance Measurement

  • Author

    Shenjie Wang ; Dehollain, Catherine

  • Author_Institution
    Radio Freq. Integrated Circuit Group, Ecole Polytech. Fed. de Lausanne, Lausanne, Switzerland
  • Volume
    64
  • Issue
    4
  • fYear
    2015
  • fDate
    Apr-15
  • Firstpage
    888
  • Lastpage
    901
  • Abstract
    This paper presents the design and implementation of a rail-to-rail 460-kS/s 10-bit successive approximation register analog-to-digital converter (ADC) for the power-efficient capacitance measurement. The specifications of ADC are optimized at system level, emphasizing the ADC following a switched-capacitor capacitance-to-voltage (C2V) converter. To be compatible to the output of C2V, a bootstrap switch with body effect reduction is adopted to provide the rail-to-rail processing ability. The charge redistribution converter is implemented by a single-ended cascaded binary-weighted capacitive digital-to-analog converter (DAC). The total area of the DAC array is not only limited by the matching behavior but also by the noise performance of C2V. To relax the settling requirement and improve the power efficiency, self-timing technique is employed which borrows extra half clock period for open-loop settling of preamps. The balance between noise and power consumption of dynamic comparator with preamps is also considered. The ADC circuit was implemented in 0.18-μm CMOS technology and occupies an active area of 0.18 mm2. The tested prototype achieves a signal-tonoise-plus-distortion ratio of 54 dB and a spurious-free dynamic range of 68 dB. The integral nonlinearity and differential nonlinearity are 0.5 and 0.34 least-significant-bit, respectively. The total power consumption is 21 μW corresponding to 110 fJ/conversion-step figure of merit.
  • Keywords
    CMOS analogue integrated circuits; analogue-digital conversion; bootstrap circuits; capacitance measurement; comparators (circuits); digital-analogue conversion; low-power electronics; preamplifiers; switched capacitor networks; C2V converter; CMOS technology; analog-to-digital converter; body effect reduction; bootstrap switch; capacitance-to-voltage converter; charge redistribution converter; digital-to-analog converter; dynamic comparator; extra half clock period; noise consumption; open-loop settling; power 21 muW; power consumption; power efficient capacitance measurement; preamps; rail-to-rail SAR ADC; self-timing technique; signal-to-noise-plus-distortion ratio; single-ended cascaded binary-weighted capacitive DAC; size 0.18 mum; successive approximation register; switched capacitor; word length 10 bit; Arrays; Capacitance; Capacitive sensors; Capacitors; Linearity; Noise; Switches; Analog-to-digital converter (ADC); comparator; digital-to-analog converter (DAC); energy scheme; nonlinearity; successive approximation register (SAR); switch;
  • fLanguage
    English
  • Journal_Title
    Instrumentation and Measurement, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9456
  • Type

    jour

  • DOI
    10.1109/TIM.2014.2365405
  • Filename
    6949145