Title :
The AES Design Space Exploration with a Soft IP Generator
Author :
Chen, Liang-Bi ; Hu, Ching-Chi ; Chen, Yen-Ling ; Chu, Chi-Wei ; Huang, Ing-Jer
Author_Institution :
Nat. Sun Yat-Sen Univ., Kaohsiung
Abstract :
Advanced encryption standard (AES) is a new standard for data encryption and decryption. There is a lot of relevant research so far. However, how to find out the suitable design according to the demand has been became an important issue. Hence, we consult different improvement methods from relevant research. To do the design space exploration of AES hardware circuit design with the modeling of parameterized soft IP generator. We choose non-feedback mode AES design, which can be offered higher security. In this paper, a soft IP generator that can create AES module is proposed. It can be applied to AES IP designs that fit in with different requirements by designer. It provides an interface that can help to easily manage the Verilog synthesizable RTL code module, and remove unnecessary functions in order to decrease the implementation cost. Therefore, the AES soft IP generator can also help users to reduce the time-to-market efficiently, and optimized the system in the SOC design.
Keywords :
cryptography; advanced encryption standard; data decryption; data encryption; hardware circuit design; soft IP generator; Circuits; Computer science; Cryptography; Data security; Design methodology; Feedback; NIST; Space exploration; Test pattern generators; Throughput;
Conference_Titel :
Intelligent Information Hiding and Multimedia Signal Processing, 2007. IIHMSP 2007. Third International Conference on
Conference_Location :
Kaohsiung
Print_ISBN :
978-0-7695-2994-1
DOI :
10.1109/IIH-MSP.2007.289