Title :
Experimental investigation on the HBM ESD characteristics of CMOS devices in a 0.35-μm silicided process
Author :
Chen, Tung-Yang ; Ming-Dou Ke ; Wu, Chung-Yu
Author_Institution :
Integrated Circuits & Syst. Lab., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
In this paper, the layout dependence on ESD robustness of NMOS and PMOS devices in a 0.35-μm silicided CMOS process has been experimentally investigated in details. Six 40-pins testchips including 78 different devices with different device dimensions, layout spacings, and clearances have been drawn and fabricated in a 0.35-μm silicided CMOS process to find the optimal layout rules for the ESD protection devices. The gate-driven effect and substrate-triggered effect on the ESD performance of CMOS devices are also measured and compared. The experimental results show that the substrate-triggered effect is much better than the gate-driven effect to improve ESD robustness of the CMOS devices
Keywords :
MOSFET; electrostatic discharge; protection; 0.35 micron; CMOS device; ESD protection; NMOS device; PMOS device; gate-driven effect; human body model; layout dependence; silicided process; substrate-triggered effect; CMOS process; Circuit testing; Computer aided manufacturing; Electrostatic discharge; Fingers; MOS devices; MOSFET circuits; Protection; Robustness; Semiconductor device testing;
Conference_Titel :
VLSI Technology, Systems, and Applications, 1999. International Symposium on
Conference_Location :
Taipei
Print_ISBN :
0-7803-5620-9
DOI :
10.1109/VTSA.1999.785993