Title :
VLSI implementation of timing recovery and carrier recovery for QAM/VSB dual mode
Author :
Jou, Shyh-Jye ; Kuo, Chun Hung ; Shiau, Muh-Tian ; Heh, Jung-Yu ; Wang, Chrong-Kuang
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Chung-Li, Taiwan
Abstract :
In this paper, a VLSI implementation of timing recovery (TR) and carrier recovery (CR) used in dual mode (QAM and VSB) transceiver for digital CATV is introduced. The proposed TR uses a simple baud-rate algorithm and the CR uses decision-directed approach with steep gradient algorithm, which can be used for both QAM and VSB signals. Thus, the hardware complexity for dual mode is dramatically reduced, while the performance is almost the same. Finally, the TR and CR are implemented by TSMC 0.6 μm IP3M process. The total gate count is 12985 and the core size is 2175 by 1237 um2. It consumes only 7.32 mW when operated at 2 V
Keywords :
VLSI; cable television; digital television; intermodulation; quadrature amplitude modulation; synchronisation; 0.6 micron; 2 V; 7.32 mW; IP3M process; QAM/VSB dual mode; VLSI implementation; baud-rate algorithm; carrier recovery; core size; decision-directed approach; digital CATV; hardware complexity; steep gradient algorithm; timing recovery; Amplitude modulation; Chromium; Clocks; Detectors; Filters; Hardware; Phase detection; Quadrature amplitude modulation; Timing; Very large scale integration;
Conference_Titel :
VLSI Technology, Systems, and Applications, 1999. International Symposium on
Conference_Location :
Taipei
Print_ISBN :
0-7803-5620-9
DOI :
10.1109/VTSA.1999.786024