Title :
Improving efficiency in a Batcher-banyan packet switch
Author :
Pattavina, Achille
Author_Institution :
INFOCOM Dept., Rome Univ., Italy
Abstract :
A broadband packet switch adopting a Batcher-banyan interconnection network is described. Using dedicated hardware, contention between input port controllers for the output ports is solved before transmitting the user packets. No complex design is required for this hardware; as it basically uses chips already required in a Batcher-banyan packet switches, several contention cycles can be run without requiring internal clocks incompatible with the available technology. This feature permits service policies of the input queues in this switch other than FCFS. A reduction of the head-of-line blocking typical of FCFS-input queued switches is obtained and, consequently, the throughput and delay performance of the switch is improved
Keywords :
broadband networks; multiprocessor interconnection networks; packet switching; queueing theory; Batcher-banyan interconnection network; Batcher-banyan packet switches; broadband packet switch; contention cycles; delay performance; head-of-line blocking reduction; input queues; multiphase interconnection networks; throughput; Bit rate; Communication switching; Communication system traffic control; Hardware; Multiprocessor interconnection networks; Packet switching; Probes; Sorting; Switches; Throughput;
Conference_Titel :
Global Telecommunications Conference and Exhibition 'Communications Technology for the 1990s and Beyond' (GLOBECOM), 1989. IEEE
Conference_Location :
Dallas, TX
DOI :
10.1109/GLOCOM.1989.64195