Title :
The dominant mechanisms of hot-hole injection induced SILC and their correlation with disturbs in N-flash memory cells
Author :
Chun, Steve S. ; Yih, C.M. ; Ho, Z.H. ; Lin, C.J. ; Kuo, D.S. ; Liang, M.S.
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
In this paper, we have developed a new method for studying the disturb failure mechanisms caused by stress-induced leakage current (SILC) in source-side erased flash memories. This method is able to directly separate the individual contributions of carrier charging/discharging in the oxide and the trap-assisted electron tunneling into the floating gate on the threshold voltage shift by using one memory cell only. Results show that, at low oxide field, the main contribution to the disturb is by carrier charging/discharging in the oxide. This disturb is due to the capacitance coupling effect instead of the flat-band voltage shift. At high field, the trap-assisted electron tunneling induced floating-gate charge variation is the major factor of disturb failure
Keywords :
CMOS memory circuits; charge injection; electron traps; failure analysis; flash memories; hot carriers; integrated circuit reliability; leakage currents; tunnelling; 0.5 mum; CMOS technology; N-flash memory cells; capacitance coupling effect; carrier charging; carrier discharging; disturb failure mechanisms; disturbs; floating gate; floating-gate charge variation; hot-hole injection induced SILC; low oxide field; source-side erased flash memories; stress-induced leakage current; threshold voltage shift; trap-assisted electron tunneling; Electron traps; Failure analysis; Flash memory; Flash memory cells; Hot carriers; Leakage current; Nonvolatile memory; Thermal stresses; Threshold voltage; Tunneling;
Conference_Titel :
VLSI Technology, Systems, and Applications, 1999. International Symposium on
Conference_Location :
Taipei
Print_ISBN :
0-7803-5620-9
DOI :
10.1109/VTSA.1999.786049