DocumentCode :
3067750
Title :
Compiled unit-delay simulation for cyclic circuits
Author :
Maurer, Peter M. ; Lee, Yun Sik
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of South Florida, Tampa, FL, USA
fYear :
1992
fDate :
12-15 Apr 1992
Firstpage :
184
Abstract :
Three techniques for handling cyclic circuits in a compiled unit-delay simulation are presented. These techniques are based on the PC-set method and the parallel technique of compiled unit-delay simulation. The first technique, called the synchronous parallel technique, is applicable only to synchronous circuits, but provides significant performance improvements over interpreted unit-delay simulation. The second and third techniques. called the convergence algorithm and the asynchronous parallel technique, are applicable to all circuits, both synchronous and asynchronous. The convergence algorithm, which is based on the PC-set method, provided significant performance increases for some circuits, but performed poorly on others. The asynchronous parallel technique performed rather poorly, and is covered only briefly
Keywords :
VLSI; asynchronous sequential logic; discrete event simulation; integrated logic circuits; logic CAD; PC-set method; asynchronous parallel technique; compiled unit-delay simulation; convergence algorithm; cyclic circuits; parallel technique; Asynchronous circuits; Circuit simulation; Clocks; Computational modeling; Computer science; Convergence; Delay; Discrete event simulation; History; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Southeastcon '92, Proceedings., IEEE
Conference_Location :
Birmingham, AL
Print_ISBN :
0-7803-0494-2
Type :
conf
DOI :
10.1109/SECON.1992.202332
Filename :
202332
Link To Document :
بازگشت