DocumentCode :
3068890
Title :
A 1.2 W single-chip MPEG2 MP@ML video encoder LSI including wide search range motion estimation and 81 MOPS controller
Author :
Ogura, E. ; Takashima, M. ; Hiranaka, D. ; Ishikawa, T. ; Yanagita, Y. ; Suzuki, S. ; Fukuda, T. ; Ishii, T.
Author_Institution :
Media Processing Labs., Sony Corp., Tokyo, Japan
fYear :
1998
fDate :
5-7 Feb. 1998
Firstpage :
32
Lastpage :
33
Abstract :
Most conventional MPEG2 video encoder chip-sets use full-search block-matching algorithms (FSMBA) for motion estimation requiring large computation power and complex hardware. Thus, reducing the amount of motion-estimation hardware is key to designing a practical, cost-effective single-chip encoder. Two algorithms for adaptive motion estimation are implemented to achieve wide search area with less hardware than required by FSBMA. Using an efficient pipeline architecture and optimizing circuitry and data transfers with the external memory results in reduced external memory requirements and low power consumption.
Keywords :
adaptive signal processing; large scale integration; motion estimation; parallel architectures; pipeline processing; video coding; 1.2 W; LSI; MPEG2 MP@ML video encoder; adaptive motion estimation; external memory requirements; pipeline architecture; power consumption; single-chip encoder; wide search range; Clocks; Design optimization; Digital signal processing; Encoding; Energy consumption; Hardware; Large scale integration; Motion control; Motion estimation; Sampling methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1998. Digest of Technical Papers. 1998 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
0-7803-4344-1
Type :
conf
DOI :
10.1109/ISSCC.1998.672364
Filename :
672364
Link To Document :
بازگشت